











**TS3USB3200** 

SCDS333B -JUNE 2012-REVISED JULY 2016

# TS3USB3200 SPDT USB 2.0 High-Speed (480 Mbps) and Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) Switch With additional SPDT ID Select Switch and Flexible Power Control

#### **Features**

V<sub>CC</sub> Range: 2.7 V to 4.3 V

Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) Switch

Bandwidth (–3 dB): 5.5 GHz

Ron (Typical): 5.7  $\Omega$ Con (Typical): 2.5 pF

**USB** Switch

Bandwidth (–3 dB): 5.5 GHz

 Ron (Typical): 4.6 Ω Con (Typical): 2.5 pF

Current Consumption: 40 µA Typical

**Special Features** 

 Flexible Power Control: Device Can be Powered by  $V_{BUS}$  Without  $V_{CC}$  or by  $V_{CC}$  Alone

I<sub>OFF</sub> Protection Prevents Current Leakage in Powered-Down State ( $V_{CC}$  and  $V_{BUS} = 0 V$ )

- 1.8-V Compatible Control Inputs (SEL1, SEL2, and PSEL)

 Overvoltage Tolerance (OVT) on All I/O Pins up to 5.5 V Without External Components

**ESD Performance:** 

3.5-kV Human-Body Model (A114B, Class II)

1-kV Charged Device Model (C101)

Package:

16-Pin UQFN Package (2.6 × 1.8 mm, 0.4-mm Pitch)

#### **Switch Diagram**



### 2 Applications

- **USB 2.0 Applications**
- Mobile High-Definition Link (MHL) Applications
- Mobility Display Port (MyDP) Applications
- Mobile Phones

### Description

The TS3USB3200 is a differential single-pole, double throw (SPDT) multiplexer that includes a high-speed Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) switch and a USB 2.0 High-Speed (480 Mbps) switch in the same package. Additionally included is a single-pole, double throw (SPDT) USB/MHL or MyDP ID switch for easy information control. These configurations allow the system designer to use a common USB or Mico-USB connector for both MHL/MyDP video signals and USB

The TS3USB3200 has a  $V_{CC}$  range of 2.7 V to 4.3 V and also has the option to be powered by V<sub>RUS</sub> without V<sub>CC</sub>. The device supports a overvoltage tolerance (OVT) feature which allows the I/O pins to withstand overvoltage conditions (up to 5.5 V). The power-off protection feature forces all I/O pins to be in high impedance mode when power is not present. This allows full isolation of the signals lines without excessive leakage current. The select pins of TS3USB3200 are compatible with 1.8-V control voltage, allowing them to be directly interfaced with the General Purpose I/O (GPIO) from a mobile processor.

The TS3USB3200 comes with a small 16-pin UQFN package (2.6 mm × 1.8 mm in size), which makes it a perfect candidate for mobile applications.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| TS3USB3200  | UQFN (16) | 2.60 mm × 1.80 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                              | 9    |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                          | . 10 |
| 3 | Description 1                        | 8  | Application and Implementation                       | . 11 |
| 4 | Revision History2                    |    | 8.1 Application Information                          | . 11 |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Applications                             | . 11 |
| 6 | Specifications4                      | 9  | Power Supply Recommendations                         | 13   |
| • | 6.1 Absolute Maximum Ratings         | 10 | Layout                                               | 14   |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines                               | . 14 |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                                  | . 15 |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                     | 16   |
|   | 6.5 Electrical Characteristics       |    | 11.1 Receiving Notification of Documentation Updates |      |
|   | 6.6 Dynamic Characteristics          |    | 11.2 Community Resources                             | . 16 |
|   | 6.7 Typical Characteristics          |    | 11.3 Trademarks                                      | . 16 |
| 7 | Detailed Description9                |    | 11.4 Electrostatic Discharge Caution                 |      |
| • | 7.1 Overview                         |    | 11.5 Glossary                                        |      |
|   | 7.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information     |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | hanges from Revision A (July 2013) to Revision B                                                                                                                                                                                                                                     | Page |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| •        | Removed Ordering Information table, see POA at the end of the data sheet                                                                                                                                                                                                             | 1    |
| <u>.</u> | Changed Thermal Information table                                                                                                                                                                                                                                                    | 4    |
| CI       | hanges from Original (June 2012) to Revision A                                                                                                                                                                                                                                       | Page |
| •        | Added Mobility Display Port (MyDP) option functionality.                                                                                                                                                                                                                             | 1    |
| •        | Changed V <sub>I/O</sub> MIN value from -0.3 to -0.5                                                                                                                                                                                                                                 | 4    |
|          | Undated Typical Application diagrams                                                                                                                                                                                                                                                 | 11   |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN |                  | TVDE   | DESCRIPTION                           |  |  |
|-----|------------------|--------|---------------------------------------|--|--|
| NO. | NAME             | TYPE   | DESCRIPTION                           |  |  |
| 1   | GND              | Ground | Ground                                |  |  |
| 2   | D+               | I/O    | Data Signal Path (Differential +)     |  |  |
| 3   | D-               | I/O    | Data Signal Path (Differential –)     |  |  |
| 4   | PSEL             | Input  | Power Source Select Line              |  |  |
| 5   | SEL1             | Input  | Control Input Select Line 1           |  |  |
| 6   | USB-             | I/O    | USB Data Signal Path (Differential –) |  |  |
| 7   | USB+             | I/O    | USB Data Signal Path (Differential +) |  |  |
| 8   | GND              | Ground | Ground                                |  |  |
| 9   | SEL2             | Input  | Control Input Select Line 2           |  |  |
| 10  | MHL-             | I/O    | MHL Data Signal Path (Differential-)  |  |  |
| 11  | MHL+             | I/O    | MHL Data Signal Path (Differential +) |  |  |
| 12  | ID_USB           | I/O    | ID Signal Path for USB                |  |  |
| 13  | ID_MHL           | I/O    | ID Signal Path for MHL                |  |  |
| 14  | ID_COM           | I/O    | ID Common Signal Path                 |  |  |
| 15  | V <sub>BUS</sub> | Power  | Alternative Device Power              |  |  |
| 16  | V <sub>CC</sub>  | Power  | Power supply                          |  |  |

Copyright © 2012–2016, Texas Instruments Incorporated



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                   |                                                  |                      | MIN  | MAX | UNIT |
|-----------------------------------|--------------------------------------------------|----------------------|------|-----|------|
| V <sub>CC</sub> ,V <sub>BUS</sub> | Supply voltage (3)                               |                      | -0.3 | 5.5 | V    |
| V <sub>I/O</sub>                  | Input/Output DC voltage (3)                      |                      | -0.5 | 5.5 | V    |
| I <sub>K</sub>                    | Input/Output port diode current                  | V <sub>I/O</sub> < 0 | -50  |     | mA   |
| VI                                | Digital input voltage range (SEL1, S             | EL2, PSEL)           | -0.3 | 5.5 | V    |
| I <sub>IK</sub>                   | Digital logic input clamp current <sup>(3)</sup> | V <sub>I</sub> < 0   | -50  |     | mA   |
| I <sub>CC</sub>                   | Continuous current through V <sub>CC</sub>       |                      |      | 100 | mA   |
| $I_{GND}$                         | Continuous current through GND                   |                      | -100 |     | mA   |
| T <sub>stg</sub>                  | Storage temperature                              |                      | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                                                        |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±3500                                                                          | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                                 |                                                        | MIN | MAX      | UNIT |
|-------------------------------------------------|--------------------------------------------------------|-----|----------|------|
| V <sub>CC</sub>                                 | Supply voltage                                         | 2.7 | 4.3      | V    |
| V <sub>BUS</sub>                                | V <sub>BUS</sub> Supply voltage                        | 4.3 | 5.5      | V    |
| V <sub>I/O (USB)</sub><br>V <sub>I/O (ID)</sub> | Analog voltage for USB and ID signal path              | 0   | 3.6      | V    |
| V <sub>I/O (MHL)</sub>                          | Analog voltage for MHL signal path                     | 1.6 | 3.4      | V    |
| VI                                              | Digital input voltage (SEL1, SEL2, PSEL)               | 0   | $V_{CC}$ | V    |
| T <sub>RAMP (VCC)</sub>                         | Power supply ramp time requirement (V <sub>CC</sub> )  | 100 | 1000     | μs/V |
| T <sub>RAMP</sub> (VBUS)                        | Power supply ramp time requirement (V <sub>BUS</sub> ) | 100 | 1000     | μs/V |
| T <sub>A</sub>                                  | Operating free-air temperature                         | -40 | 85       | ٥С   |

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | RSV (UQFN) | UNIT |
|----------------------|----------------------------------------------|------------|------|
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (2)   | 109.1      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 36         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 46.4       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 49.7       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

<sup>(3)</sup> All voltages are with respect to ground, unless otherwise specified.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



### 6.5 Electrical Characteristics

 $T_A = -40^{\circ}C$  to 85°C, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25^{\circ}C$ , (unless otherwise noted)

|                        | PARAMETER                                       |                                   | TEST CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |
|------------------------|-------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| MHL SWITC              | Н                                               |                                   |                                                                                                  |     |     |     |      |
| R <sub>ON</sub>        | ON-state resistance                             | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 1.6 \text{ V}, I_{ON} = -8 \text{ mA}$                                                |     | 5.7 |     | Ω    |
| $\Delta R_{ON}$        | ON-state resistance match between + and – paths | V <sub>CC</sub> = 2.7 V           | V <sub>I/O</sub> = 1.6 V, I <sub>ON</sub> = -8 mA                                                |     | 0.4 |     | Ω    |
| R <sub>ON (FLAT)</sub> | ON-state resistance flatness                    | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 1.6 \text{ V to } 3.4 \text{ V, } I_{ON} = -8 \text{ mA}$                             |     | 1   |     | Ω    |
| l <sub>OZ</sub>        | OFF leakage current                             | V <sub>CC</sub> = 4.3 V           | Switch OFF, $V_{MHL+/MHL-} = 1.6 \text{ V}$ to 3.4 V, $V_{D+/D-} = 0 \text{ V}$                  | -2  |     | 2   | μA   |
| I <sub>OFF</sub>       | Power-off leakage current                       | V <sub>CC</sub> = 0 V             | Switch ON or OFF, $V_{MHL+/MHL-} = 1.6 \text{ V}$ to 3.4 V, $V_{D+/D-} = NC$                     | -10 |     | 10  | μA   |
| I <sub>ON</sub>        | ON leakage current                              | V <sub>CC</sub> = 4.3 V           | Switch ON, $V_{MHL+/MHL-} = 1.6 \text{ V}$ to 3.4 V, $V_{D+/D-} = \text{NC}$                     | -2  |     | 2   | μΑ   |
| USB SWITC              | Н                                               | •                                 | •                                                                                                |     |     | •   |      |
| R <sub>ON</sub>        | ON-state resistance                             | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                                                |     | 4.6 |     | Ω    |
| $\Delta R_{ON}$        | ON-state resistance match between + and – paths | V <sub>CC</sub> = 2.7 V           | V <sub>I/O</sub> = 0.4 V, I <sub>ON</sub> = -8 mA                                                |     | 0.4 |     | Ω    |
| R <sub>ON (FLAT)</sub> | ON-state resistance flatness                    | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 0 \text{ V to } 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                                |     | 1   |     | Ω    |
| l <sub>OZ</sub>        | OFF leakage current                             | V <sub>CC</sub> = 4.3 V           | Switch OFF, $V_{USB+/USB-} = 0 \text{ V}$ to 4.3 V, $V_{D+/D-} = 0 \text{ V}$                    | -2  |     | 2   | μΑ   |
| I <sub>OFF</sub>       | Power-off leakage current                       | V <sub>CC</sub> = 0 V             | Switch ON or OFF, $V_{USB+/USB-} = 0 \text{ V}$ to 4.3 V, $V_{D+/D-} = NC$                       | -10 |     | 10  | μA   |
| I <sub>ON</sub>        | ON leakage current                              | V <sub>CC</sub> = 4.3 V           | Switch ON, $V_{USB+/USB-} = 0$ V to 4.3 V, $V_{D+/D-} = NC$                                      | -2  |     | 2   | μΑ   |
| ID SWITCH              |                                                 |                                   |                                                                                                  |     |     |     |      |
| R <sub>ON</sub>        | ON-state resistance                             | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 3.3 \text{ V}, I_{ON} = -8 \text{ mA}$                                                |     | 6.5 |     | Ω    |
| $\Delta R_{ON}$        | ON-state resistance match between + and – paths | V <sub>CC</sub> = 2.7 V           | $V_{I/O} = 3.3 \text{ V}, I_{ON} = -8 \text{ mA}$                                                |     | 0.4 |     | Ω    |
| l <sub>oz</sub>        | OFF leakage current                             | V <sub>CC</sub> = 4.3 V           | Switch OFF,  V <sub>ID_MHL/ID_USB</sub> = 0 V to 4.3 V,  V <sub>ID_COM</sub> = 0 V               | -1  |     | 1   | μΑ   |
| I <sub>OFF</sub>       | Power-off leakage current                       | V <sub>CC</sub> = 0 V             | Switch ON or OFF,  V <sub>ID_MHL/ID_USB</sub> = 0 V to 4.3 V,  V <sub>ID_COM</sub> = NC          | -10 |     | 10  | μΑ   |
| I <sub>ON</sub>        | ON leakage current                              | V <sub>CC</sub> = 4.3 V           | Switch ON, $V_{ID\_MHL/ID\_USB} = 0 \text{ V to } 4.3 \text{ V},$<br>$V_{ID\_COM} = 0 \text{ V}$ | -1  |     | 1   | μA   |
| DIGITAL CO             | NTROL INPUTS (SEL1, SEL2, PS                    | EL)                               |                                                                                                  |     |     |     | -    |
| $V_{IH}$               | Input logic high                                | V <sub>CC</sub> = 2.7 V to 4      | .3 V                                                                                             | 1.3 |     |     | V    |
| V <sub>IL</sub>        | Input logic low                                 | V <sub>CC</sub> = 2.7 V to 4      | .3 V                                                                                             |     |     | 0.6 | V    |
| I <sub>IN</sub>        | Input leakage current                           | $V_{CC} = 4.3 \text{ V}, V_{1/C}$ | <sub>0</sub> = 0 V to 4.3 V, V <sub>IN</sub> = 0 V to 2 V                                        | -10 |     | 10  | μΑ   |

### 6.6 Dynamic Characteristics

 $T_A = -40$  °C to 85 °C, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$  °C (unless otherwise noted)

| PARAMETER             |                                             | TEST CONDITIONS                                                                      | MIN TYP                          | MAX | UNIT |    |
|-----------------------|---------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------|-----|------|----|
| MHL(1)/USE            | MHL <sup>(1)</sup> /USB/ ID SWITCH          |                                                                                      |                                  |     |      |    |
| t <sub>pd</sub>       | Propagation Delay                           | $R_L = 50 \ \Omega, \ C_L = 5 \ pF$                                                  | V <sub>CC</sub> = 2.7 V to 4.3 V | 0.1 |      | ns |
| t <sub>ON</sub>       | Turnon time                                 | $R_L = 50 \Omega$ , $C_L = 5 pF$                                                     | V <sub>CC</sub> = 2.7 V to 4.3 V |     | 400  | ns |
| t <sub>OFF</sub>      | Turnoff time                                | $R_L = 50 \Omega$ , $C_L = 5 pF$                                                     | V <sub>CC</sub> = 2.7 V to 4.3 V |     | 400  | ns |
| t <sub>SK(P)</sub>    | Skew of opposite transitions of same output | V <sub>CC</sub> = 2.7 V or 3.3V                                                      | V <sub>CC</sub> = 2.7 V to 4.3 V | 0.1 | 0.2  | ns |
| C <sub>ON(MHL)</sub>  | MHL path ON capacitance                     | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 0 \text{ or } 3.3 \text{ V}, f = 240 \text{ MHz}$ | Switch ON                        | 1.6 |      | pF |
| C <sub>ON(USB)</sub>  | USB path ON capacitance                     | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 0 \text{ or } 3.3 \text{ V}, f = 240 \text{ MHz}$ | Switch ON                        | 1.4 |      | pF |
| C <sub>OFF(MHL)</sub> | MHL path OFF capacitance                    | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 0 \text{ or } 3.3 \text{ V}, f = 240 \text{ MHz}$ | Switch OFF                       | 1.4 |      | pF |
| C <sub>OFF(USB)</sub> | USB path OFF capacitance                    | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 0 \text{ or } 3.3 \text{ V}, f = 240 \text{ MHz}$ | Switch OFF                       | 1.6 |      | pF |
| C <sub>I</sub>        | Digital input capacitance                   | $V_{CC} = 3.3 \text{ V}, V_{I} = 0 \text{ or } 2\text{V}$                            |                                  | 2.2 |      | pF |

(1) Specified by Design



# **Dynamic Characteristics (continued)**

 $T_A = -40$  °C to 85 °C, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$  °C (unless otherwise noted)

|                       | PARAMETER                                       | TEST CONDITIONS                                                                 |                  | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| O <sub>ISO</sub>      | OFF Isolation                                   | $V_{CC}$ = 2.7 V to 4.3 V, $R_L$ = 50 $\Omega$ , $f$ = 240 MHz                  | Switch OFF       |     | -37 |     | dB   |
| X <sub>TALK</sub>     | Crosstalk                                       | $V_{\rm CC}$ = 2.7 V to 4.3 V, $R_{\rm L}$ = 50 $\Omega$ , $f$ = 240 MHz        |                  | -37 |     | dB  |      |
| BW <sub>(MHL)</sub>   | MHL path -3-dB bandwidth                        | $V_{CC}$ = 2.7 V to 4.3 V, $R_L$ = 50 $\Omega$                                  | Switch ON        |     | 5.5 |     | GHz  |
| BW <sub>(USB)</sub>   | USB path -3-dB bandwidth                        | $V_{CC}$ = 2.7 V to 4.3 V, $R_L$ = 50 $\Omega$                                  | Switch ON        |     | 5.5 |     | GHz  |
| BW <sub>(ID)</sub>    | ID path -3-dB bandwidth                         | $V_{CC}$ = 2.7 V to 4.3 V, $R_L$ = 50 $\Omega$                                  | Switch ON        |     | 4   |     | GHz  |
| SUPPLY                |                                                 |                                                                                 |                  |     |     |     |      |
| V <sub>BUS</sub>      | V <sub>BUS</sub> Power supply voltage           |                                                                                 |                  | 4.3 |     | 5.5 | V    |
| V <sub>CC</sub>       | Power supply voltage                            |                                                                                 |                  | 2.7 |     | 4.3 | V    |
| I <sub>cc</sub>       | Positive supply current                         | $V_{CC} = 4.3 \text{ V}, V_{IN} = V_{CC} \text{ or GND}, V_{I/O} = 0 \text{ V}$ | Switch ON or OFF |     | 40  | 70  | μΑ   |
| I <sub>CC, VBUS</sub> | Positive supply current (V <sub>BUS</sub> mode) | $V_{CC}$ = 0 V, $V_{BUS}$ = 5.5 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V  | Switch ON or OFF |     |     | 50  | μΑ   |



### 6.7 Typical Characteristics





# **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The TS3USB3200 supports high-speed Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) switching, as well as USB 2.0 High-Speed (480 Mbps) switching in the same package. An additional integrated ID switch is also included to support USB/MHL or MyDP ID for easy information control. These configurations allow the system designer to use a common USB or Mico-USB connector to support both MHL/MyDP video signals and USB data.

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Flexible Power Control

Device can be powered by  $V_{BUS}$  or by  $V_{CC}$ . This allows the device to run off a 4.3-V battery voltage or 5 V from an external USB device. If both a battery and external USB device are supplying voltage on the  $V_{CC}$  and  $V_{BUS}$  pins the PSEL can be used to select which power supply is used to save battery power.

#### 7.3.2 I<sub>OFF</sub> Protection Prevents Current Leakage in Powered Down State (V<sub>CC</sub> and V<sub>BUS</sub>= 0 V)

When there is no power supplied to the IC, all of the I/O signal paths are placed in a high impedance state, which isolates the data paths when they are not being used.

#### 7.3.3 1.8-V Compatible Control Inputs (SEL1, SEL2, and PSEL)

The TS3USB3200 logic control input pins can operate with 1.8-V logic since the  $V_{IH}$  minimum for the SEL1, SEL2, and PSEL is 1.3 V.

Copyright © 2012–2016, Texas Instruments Incorporated



### 7.4 Device Functional Modes

The TS3USB32000 device can select which power supply pin  $V_{CC}$  or  $V_{BUS}$  will power the device when voltages are present on both pins.

**Table 1. Function Table (Power Source)** 

| V <sub>CC</sub> | V <sub>BUS</sub> | PSEL <sup>(1)</sup> | POWER SOURCE                |
|-----------------|------------------|---------------------|-----------------------------|
| L               | L                | X                   | No Power. All I/O in High-Z |
| L               | Н                | X                   | V <sub>BUS</sub>            |
| Н               | L                | Х                   | V <sub>cc</sub>             |
| Н               | Н                | L                   | V <sub>cc</sub>             |
| Н               | Н                | Н                   | V <sub>BUS</sub>            |

(1) The PSEL pin has 6-M $\Omega$  weak pulldown resistor to GND to make its default value to be LOW.

Table 2. Function Table (Signal and ID Select)

| SEL1 <sup>(1)</sup> | SEL2 <sup>(1)</sup> | CONNECTION                           | High-Z            |
|---------------------|---------------------|--------------------------------------|-------------------|
| L                   | L                   | D+/D- to USB+/USB-, ID_COM to ID_USB | MHL+/MHL-, ID_MHL |
| L                   | Н                   | D+/D- to USB+/USB-, ID_COM to ID_MHL | MHL+/MHL-, ID_USB |
| Н                   | L                   | D+/D- to MHL+/MHL-, ID_COM to ID_USB | USB+/USB-, ID_MHL |
| Н                   | Н                   | D+/D- to MHL+/MHL-, ID_COM to ID_MHL | USB+/USB-, ID_USB |

(1) The SEL1 and SEL2 pins have 6-M $\Omega$  weak pulldown resistor to GND to make their default value to be L  $\Omega W$ 



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

For Mobility Display Port Applications (MyDP) the signal voltage must be biased to ensure that the signal never exceeds the *Recommended Operating Conditions* for the TS3USB3200. Namely the  $V_{I/O}$  must never operate outside the range of 0 V to 3.6 V.

The control pins (SEL1 and SEL2) have built-in 6-M $\Omega$  pulldown resistors to ensure the USB paths are enabled for TS3USB3200 and allow connectivity to the TSU5611 USB accessory switch.

### 8.2 Typical Applications

### 8.2.1 TS3USB3200 Configured to be Powered by VBUS Through the MicroUSB Connector

During manufacturing test when battery power is not available, the TS3USB3200 can be configured, as shown in Figure 10, to be powered by VBUS through the microUSB connector.



Figure 10. Typical Application Schematic Powered by VBUS

#### 8.2.1.1 Design Requirements

Design requirements of the MHL and USB 1.0,1.1, and 2.0 standards must be followed. The TS3USB3200 has internal 6-M $\Omega$  pulldown resistors on SEL and OE, so no external resistors are required on the logic pins. The internal pulldown resistor on SEL ensures the USB channel is selected by default. The internal pulldown resistor on  $\overline{\text{OE}}$  enables the switch when power is applied to VCC.

Copyright © 2012–2016, Texas Instruments Incorporated



### **Typical Applications (continued)**

### 8.2.1.2 Detailed Design Procedure

The TS3USB3200 can be properly operated without any external components. However, TI recommends that unused pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

#### 8.2.1.3 Application Curves





### Typical Applications (continued)



### 8.2.2 TS3USB3200 Powered by Mobile Device's Standalone Battery

The TS3USB3200 can also be powered by the mobile device's standalone battery. Figure 19 shows a typical implementation. The VBUS pin of the TS3USB3200 can simply be grounded under such conditions.



Figure 19. Typical Application Schematic Powered by Mobile Devices

#### 8.2.2.1 Design Requirements

The TS3USB3200 can be properly operated without any external components. However, TI recommends that unused pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

#### 8.2.2.2 Detailed Design Procedure

The VBUS pin of the TS3USB3200 can simply be grounded under such conditions.

### 9 Power Supply Recommendations

Power to the device is supplied through the VCC pin and must follow the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a bypass capacitor as close to the supply pin VCC as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

Copyright © 2012–2016, Texas Instruments Incorporated

### 10 Layout

#### 10.1 Layout Guidelines

Place supply bypass capacitors as close to VCC pin as possible and avoid placing the bypass capacitors near the D+/D- traces.

The high-speed D+/D- must match and be no more than 4 inches long; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces must match the cable characteristic differential impedance for optimal performance.

Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or ICs that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.

Route all high-speed USB signal traces over continuous GND planes, with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies associated with the USB, a printed-circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 20.



Figure 20. Four-Layer Board Stack-Up

The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



## 10.2 Layout Example



Figure 21. TS3USB3200 Layout Example

### 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

4-Feb-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TS3USB32008RSVR  | ACTIVE | UQFN         | RSV     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZTV            | Samples |
| TS3USB3200RSVR   | ACTIVE | UQFN         | RSV     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZTO            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

4-Feb-2016

| n no event shall TI's liabili | tv arising out of such information | exceed the total purchase | price of the TI part(s | ) at issue in this document sold by | y TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|------------------------|-------------------------------------|--------------------------------------|
|                               |                                    |                           |                        |                                     |                                      |

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3USB3200RSVR | UQFN            | RSV                | 16 | 3000 | 180.0                    | 12.4                     | 2.1        | 2.9        | 0.75       | 4.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device Package Type |      | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|------|-----------------|------|------|-------------|------------|-------------|
| TS3USB3200RSVR      | UQFN | RSV             | 16   | 3000 | 203.0       | 203.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- This package complies to JEDEC MO-288 variation UFHE, except minimum package thickness.



## RSV (R-PUQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.